• HOME
  • About Journal
    • Historical evolution
    • Journal Honors
  • Editorial Board
    • Members of Committee
    • Director of the Committee
    • President and Editor in chief
  • Submission Guide
    • Instructions for Authors
    • Manuscript Processing Flow
    • Model Text
    • Procedures for Submission
  • Academic Influence
  • Open Access
  • Ethics&Policies
    • Publication Ethics Statement
    • Peer Review Process
    • Academic Misconduct Identification and Treatment
    • Advertising and Marketing
    • Correction and Retraction
    • Conflict of Interest
    • Authorship & Copyright
  • Contact Us
  • Chinese
Site search        
文章摘要
基于FPGA的全数字锁相环的复频域分析与实现
The Analysis and FPGA Implementation of All-digital Phase-locked Loop in High-frequency Induction Heating
Received:November 29, 2017  Revised:November 29, 2017
DOI:
中文关键词: 全数字锁相环,复频域,FPGA
英文关键词: All-digital  phase-locked  loop, complex  frequency domain, FPGA
基金项目:
Author NameAffiliationE-mail
Ma Mangyuan State Key Laboratory of Alternate Electrical Power System With Renewable Energy Sources,North China Electric Power University Baoding 071003 China hbdl1122101050mmy@163.com 
Shi Xinchun* State Key Laboratory of Alternate Electrical Power System With Renewable Energy Sources,North China Electric Power University Baoding 071003 China 13833075948@163.com 
Wang hui State Key Laboratory of Alternate Electrical Power System With Renewable Energy Sources,North China Electric Power University Baoding 071003 China wanghui@ncepu.edu.cn 
Meng jianhui State Key Laboratory of Alternate Electrical Power System With Renewable Energy Sources,North China Electric Power University Baoding 071003 China mengjianhui2008@163.com 
Fu chao State Key Laboratory of Alternate Electrical Power System With Renewable Energy Sources,North China Electric Power University Baoding 071003 China fuchao@ncepu.edu.cn 
Hits: 1865
Download times: 962
中文摘要:
      模拟锁相环在高频场合存在稳定性差和抗干扰能力弱的问题,导致其应用受到限制,而全数字锁相环不存在这些问题,因此设计一种全数字锁相环用于高频场合是必要的。通过分析触发器型全数字锁相环的工作原理,建立了复频域数学模型,并以此分析了锁相环的全局稳定性和动态响应,提出了模型中各参数的约束条件。采用Xilinx ISim仿真和FPGA硬件实现的方法设计了一种全数字锁相环,结果表明该锁相环具有锁相范围宽、动态响应快和稳态误差小的特点,具有一定的应用价值。
英文摘要:
      Line Phase-locked Loop has poor stability and weak anti-interference ability in the application of high frequency, so the application is limited. All digital phase-locked loop has not these problems, the design of a digital PLL for high frequency applications is necessary. Analysis the principle of Flip-Flop all digital phase-locked loop and build S domain mathematical modeling. Analysis the global stability, dynamic response of the phase-locked loop by this model and build the parameter constraints relation. Design a kind of all-digital phase-locked loop by Xilinx ISim simulation and FPGA implementation, the results show that this all-digital phase-locked loop has a wide frequency range, fast dynamic response, small steady-state error and certain application value.
View Full Text   View/Add Comment  Download reader
Close
  • Home
  • About Journal
    • Historical evolution
    • Journal Honors
  • Editorial Board
    • Members of Committee
    • Director of the Committee
    • President and Editor in chief
  • Submission Guide
    • Instructions for Authors
    • Manuscript Processing Flow
    • Model Text
    • Procedures for Submission
  • Academic Influence
  • Open Access
  • Ethics&Policies
    • Publication Ethics Statement
    • Peer Review Process
    • Academic Misconduct Identification and Treatment
    • Advertising and Marketing
    • Correction and Retraction
    • Conflict of Interest
    • Authorship & Copyright
  • Contact Us
  • 中文页面
Address: No.2000, Chuangxin Road, Songbei District, Harbin, China    Zip code: 150028
E-mail: dcyb@vip.163.com    Telephone: 0451-86611021
© 2012 Electrical Measurement & Instrumentation
黑ICP备11006624号-1
Support:Beijing Qinyun Technology Development Co., Ltd